211341 - FPGA/ASIC Design Engineer
Industry
ENG
Region
NJ-New Jersey
City
Camden
State
NJ
Rate
$90 to $125.00 DOE
Duration
6 months
Description

Chipton-Ross is seeking 2 (two) FPGA/ASIC Design Engineers for a contract opportunity in Camden, NJ

From Manager: FPGA Designer, Vivado, Ethernet, VHDL. This is a contract to direct hire posiition. Hourly Pay Rate may exceed $125 for a great candidate..

RESPONSIBILITIES:
The FPGA/ASIC Design Engineer will be responsible for the architecture, implementation, verification/validation through Software integration test, for delivery of complex FPGAs AND/OR ASICs systems. This is a key, high impact, high visibility role in the organization to ensure robust quality and delivery of Communication products for National Security. Develop architectures for implementation of high throughput complex designs involving Cryptographic Algorithms (VHDL) with high speed protocols– NVMe, PCIe/SRIOV, 10G-400G Ethernet, TCP/IP, and IP development/integration targeting ARM SOC FPGAs (Ex. Xilinx MPSOC) AND/OR ASICs. Additionally, S/He will be responsible for writing/debugging tests/sequences for End-to-End simulation on UVM framework, with System Verilog Assertions, and also writing/debugging C++ based SW driven validation on SOC evaluation boards (Xilinx MPSOC) running Linux.

DESIRED REQUIREMENTS:
• High Level Synthesis (HLS) with Vivado,
• Embedded SW C++ (OOP) and System Verilog Assertions (SVA)
• Knowledge of high-speed protocols (PCIe, TCP/IP, Ethernet)

HARD REQUIREMENTS:
• At least 3 year experience with proven track record of implementing complex algorithms targeting ASIC/FPGAs
• Bachelor of Science in Electrical Engineering or Computer Science or equivalent Master of Science in Electrical Engineering or Computer Science preferred.
• Proficiency in VHDL and FPGA design/debug – Xilinx FPGA / Vivado
• Excellent Analytical/Debug skills
• Good verbal, written, and presentation skills

EDUCATION:
• Bachelor of Science in Electrical Engineering or Computer Science or equivalent Master of Science in Electrical Engineering or Computer Science preferred.
**Education MUST be accredited**

SHIFT:
Full-Time
1st Shift
08:00am-05:00pm

MISCELLANEOUS:
Applicants responding to this position will be subject to a government security investigation and must meet eligibility requirements by currently possessing the ability to view classified government information.

Employment will be contingent on clearing a drug screen and background check. Both must clear prior to start date.

Contact
Robert Davis
rdavis@chiptonross.com
CHIPTON-ROSS, INC.
420 Culver Boulevard
Playa Del Rey, CA 90293

Phone: (310) 414-7800 x305 or (800) 927-9318 x305

Candidates responding to this posting must currently possess the eligibility to work in the United States. No third parties please.

Employment will be contingent on candidate clearing pre-employment drug screen and background check.

Chipton-Ross provides equal employment opportunities to all employees and applicants for employment without regard to race, color, creed, religion, national origin, sex (including pregnancy), age, disability, sexual orientation, gender identity and/or expression, protected veteran status, genetic information, or any other characteristic protected by Federal, State or local law. This policy governs all areas of employment at Chipton-Ross, including recruiting, hiring, training, assignment, promotions, compensation, benefits, discipline, and terminations.